## **CprE 381, Computer Organization and Assembly Level Programming**

## Lab 1 Report

Student Name Zachary Scurlock

Submit a typeset pdf version of this on Canvas by the due date. Refer to the highlighted language in the lab document for the context of the following questions.

[Part 1.c] Think of three more cases and record them in your lab report.

Case 1: Perform a calculation that will result in the number 69

Set iX to 30, iW to 2, iLdW to 1, and iY to 9, which outputs the number 69.

Case 2: Output days since January 8, 2022 (As of August 23, 2023).

Set iX to 250, iW to 2, iLdW to 1, and iY to 92, which outputs the number 592.

Case 3: Output birth year

Set iX to 1000, iW to 2, iLdW to 1, and iY to 2, which outputs the number 2002.

[Part 1.e] For labels 9, 20, 32, and 33, specify where (VHDL file and line number) these values are located – some will be found in more than one place. Also attempt to explain the functionality of each label as it occurs in the code

Label 9: In the attached diagram area, (9) is the oQ output of the g\_Weight module which serves as the input of the multiplier module g\_Mult1.

Label 20: In the attached diagram area, (20) is the iD input of the g\_Delay3 module which is a D flip flop serving as a delay for the circuit.

Label 32: In the attached diagram area, (32) is the adder module of the circuit which takes an input from the multiplier module (g\_Mult1) and the delay module (g\_Delay2), and outputs the final value.

Label 33: In the attached diagram area, (33) is the circuit in its entirety known as TPU\_MV\_Element. The purpose of this circuit is to take four inputs from the user, iX, iW, iLdW, and iY, and output them as oX, and oY. In this circuit three delay modules can be found serving to delay the clock while another part of the circuit completes calculations. A multiplier module can also be found which multiplies two of the user inputs and outputs them into the adder module.

[Part 1.g.v] In your lab report, include a screenshot of the waveform. Describe, in plain English, any differences between what you expected and what the simulation showed.

| ■ Wave - Default ======   |        |    |    |        |     |    |          | = 111111  |       |     |      |      |   |    |    |     |    |     |    |    |     |     | =  | + 4  |
|---------------------------|--------|----|----|--------|-----|----|----------|-----------|-------|-----|------|------|---|----|----|-----|----|-----|----|----|-----|-----|----|------|
| <b>4</b>                  | Msgs   |    |    |        |     |    |          |           |       |     |      |      |   |    |    |     |    |     |    |    |     |     |    |      |
| → /tb_tpu_mv_element/CLK  | 1      | ш  |    | $\Box$ |     | л  |          | ┰         |       |     | Ш    | T    |   | Ш  | u  |     |    |     |    | П  |     | П   | л  |      |
| /tb_tpu_mv_element/s_iX   | 32'd0  | 0  | 3  | L X    | 0 ( | 3  | χo       | 1 3       |       | 0   |      | 3    |   | 0  | (3 |     | (0 | 3   |    | 0  | 3   |     | 0  | 3    |
| /tb_tpu_mv_element/s_iW   | 32'd10 | 10 | 0  | X      | 10  | 0  | <u> </u> | 0 10.     |       | _ 1 | 0 (0 | )    |   | 10 | (O |     | 10 | 0   |    | 10 | (O  |     | 10 | 0    |
| /tb_tpu_mv_element/s_iLdW | 32'd1  | 1  | (0 | X      | 1 ( | 0  | <u> </u> | _ \ \ \ o |       | 1   | (0   | )    |   | 1  | ľΟ |     | 1  | 0   |    | 1  | (o  |     | 1  | XO   |
| /tb_tpu_mv_element/s_iY   | 32'd0  | 0  | 25 | X      | 0 ( | 25 | χo       | 1 (2      | 5     | 0   | L (2 | 25   |   | 0  | 25 |     | 0  | 25  |    | 0  | 25  |     | (0 | 25   |
| /tb_tpu_mv_element/s_oY   | 32'd33 | 0  |    | 33     | }   | 0  | 33       | ⇉         | 0 (33 | 3   | ((   | ) (3 | 3 |    |    | 0 ( | 33 | ),o | 33 |    | (0  | (33 |    | XO I |
| /tb_tpu_mv_element/s_oX   | 32'd3  |    | 0  | 3      |     | 0  | 3        | II.       | 0 (3  |     | )(   | ) (3 |   |    |    | 0   | 3  | χo  | (3 |    | Į o | (3  |    | 0    |

The MAC is outputting 33 instead of 55, because iX is being used as an input to the g\_Add1 module instead of iY.

[Part 1.h] In your lab report, include a screenshot of the waveform. Describe, in plain English, how your waveform matches the expected result (e.g., reference the specific cycles and times). In your submission zip file, provide the completed *TPU MV Element.vhd* file in a folder called 'MAC'.



This waveform matches the expected results because the output oY is 55 rather than 33 as seen before.

[Part 3.a] Draw the truth table, Boolean equation, and Boolean circuit equivalent (using only two-input gates) that implements a 2:1 mux. Include this in your lab report.



[Part 3.d] In your lab report, include a screenshot of the waveform. Make sure to label the screenshot with which module it is testing.

Testing the 2 to 1 mux



[Part 3.e] Again, in your lab report, include a labeled screenshot of the waveform showing the dataflow mux implementation working.

Testing the dataflow 2 to 1 mux



[Part 4] Include a waveform screenshot and corresponding description demonstrating it is working correctly.

Testing the N-Bit 2 to 1 mux



[Part 5.b] Include a waveform screenshot and description in your lab report.

| Wave - Default      |              |          | , ·      |          |          |          |          |          |          |
|---------------------|--------------|----------|----------|----------|----------|----------|----------|----------|----------|
| <b>4</b>            | Msgs         |          |          |          |          |          |          |          |          |
| .→ /onescomp_tb/i_A | 32'h00000000 | 00000000 | AAAAAAA  | 0F0F0F0F | FFFFFFFF | 00000000 | AAAAAAAA | OFOFOFOF | FFFFFFFF |
|                     | 32'hFFFFFFFF | FFFFFFF  | 55555555 | F0F0F0F0 | 00000000 | FFFFFFFF | 55555555 | F0F0F0F0 | 00000000 |
|                     |              |          |          |          |          |          |          |          |          |
|                     |              |          |          |          |          |          |          |          |          |

## Testing N-Bit Inverter

[Part 6.a] A full adder takes three single-bit inputs and produces two single-bit outputs – a sum and carry for the addition of the three input bits. Draw the truth table, Boolean equation, and Boolean circuit equivalent (using only two-input gates) that implements a 1-bit full adder. Include this in your report.

[Part 6.c] Then draw a schematic of the intended design, including inputs and outputs and at least the 0, 1, N-2, and N-1 stages. Include this in your report.



[Part 6.d] Include an annotated waveform screenshot in your write-up.

| wave - Default =====        |              |          |         |          | = >>>>> |
|-----------------------------|--------------|----------|---------|----------|---------|
| <b>4</b>                    | Msgs         |          |         |          |         |
| <u>→</u> /nbitripplecarryad | 32'hFFFFFFF  | AAAAAAA  | EEEEEEE | FFFFFFF  |         |
| <u>→</u> /nbitripplecarryad | 32'h00000002 | 55555555 |         | 00000002 |         |
| /nbitripplecarryad          | 0            |          |         |          |         |
| → /nbitripplecarryad        | 32'h00000001 | FFFFFFF  | 4444444 | 00000001 |         |
| /nbitripplecarryad          | 1            |          |         |          |         |
|                             |              |          |         |          |         |

[Part 7.a] Draw a schematic (don't use a schematic capture tool) showing how an N-bit adder/subtractor with control can be implemented using <u>only</u> the three main components designed in earlier parts of this lab (i.e., the N-bit inverter, N-bit 2:1 mux, and N-bit adder). How is the 'nAdd Sub' bit used? Include this in your report.



n\_Add\_Sub is used towards the end of the circuit at the last N-bit multiplexor select line to determine if the output should be the added or subtracted numbers.

[Part 7.c] Provide multiple waveform screenshots in your write-up to confirm that this component is working correctly. What test-cases did you include and why?

| wave - Default     |       |    |    |      |      | ***** |  |  |  |  |
|--------------------|-------|----|----|------|------|-------|--|--|--|--|
| <b>♦</b> 1 →       | Msgs  |    |    |      |      |       |  |  |  |  |
| → /nbitaddsub_tb/i | 8'hA6 | AA | AC | 37   | A6   |       |  |  |  |  |
| hbitaddsub_tb/i    | 8'h09 | 55 | 10 | , FF | 09   |       |  |  |  |  |
| /nbitaddsub_tb/nA  | 1     |    |    |      |      |       |  |  |  |  |
| → /nbitaddsub_tb/o | 8'h9D | FF | BC | C8   | , 9D |       |  |  |  |  |
|                    |       |    |    |      |      |       |  |  |  |  |
|                    |       |    |    |      |      |       |  |  |  |  |

```
i_A_tb <= "10101010";
i_B_tb <= "01010101";
                                                       Testing adding two numbers
wait for 100 ns;
--Test 2--
i_A_tb \le x"AC";
                                                       Testing adding two number
i_B^-tb \le x"10";
wait for 100 ns;
--Test 3--
\begin{split} i\_A\_tb &<= "00110111";\\ i\_B\_tb &<= "111111111";\\ nAdd\_Sub\_tb &<= '1'; \end{split}
                                               Testing subtracting a large number from a small number
wait for 100 ns;
--Test 4--
i_A_tb \le x''A6'';
                                           Testing subtracting a large number from a small number
i_B_t = x''09'';
wait for 100 ns;
```